# A Novel Integrated Decoupling Capacitor for MCM-L Technology

Premjeet Chahal, Rao R. Tummala, *Fellow, IEEE*, Mark G. Allen, *Member, IEEE*, and Madhavan Swaminathan, *Member, IEEE* 

Abstract— This paper discusses the design, materials, fabrication, and measurements of a novel integrated decoupling capacitor for MCM-L-based substrates. Based on modeling using the Semiconductor Industry Association Roadmap, it has been estimated that 13–72 nF/cm<sup>2</sup> of specific decoupling capacitance will be required for the next decade. The capacitor in this paper addresses this need. The fabrication of the capacitor has been achieved using filled polymer materials in thin film form, with via diameters of 100  $\mu$ m and below, through photodefinable processes. Dielectric constant as high as 65 with loss tangent below 0.05 and specific capacitance of 22 nF/cm<sup>2</sup> have been achieved. The scattering parameters were measured up to 20 GHz using a network analyzer for various capacitor structures (varying geometry and dielectric thickness) to study input impedance and scaling of the devices.

Index Terms—Barium titanate ( $BaTiO_3$ ), decoupling capacitor, filled-polymer, integrated, large-area, lead magnesium niobate, MCM-L, polyimide, polynorbornene.

#### I. INTRODUCTION

**D** ECOUPLING capacitors, which act as a charge reservoir, are required to suppress the power distribution noise which arises due to numerous drivers switching simultaneously in digital or mixed signal applications. Most multichip modules (MCM's) fabricated today rely on surface mount capacitors for decoupling [1], [2]. However, surface mount devices are large in size, occupy space (resulting in low packaging efficiency) and have large parasitics which reduce their efficiency for decoupling. These bottlenecks can be overcome using a decoupling capacitor integrated into the substrate beneath the chip. Some benefits of integrated decoupling capacitors are:

- 1) better electrical performance;
- 2) increased packaging efficiency;
- decrease in effective capacitance required as compared to surface mount devices due to reduced parasitics;
- 4) elimination of a separate package and its assembly to the board.

The Semiconductor Industry Association (SIA) Roadmap provides details for the next decade of silicon feature size, power, bus width, frequency of operation, and voltage levels, based on handheld, telecom, and cost performance (e.g.,

The authors are with the Georgia Institute of Technology, Atlanta, GA 30332-0560 USA

| TABLE I     |             |          |     |      |        |  |  |
|-------------|-------------|----------|-----|------|--------|--|--|
| CAPACITANCE | $(nF/cm^2)$ | REQUIRED | FOR | NEXT | DECADE |  |  |

| Years>           | 1995- | 1998- | 2001- | 2004- |
|------------------|-------|-------|-------|-------|
| Product          | 1997  | 2000  | 2003  | 2006  |
| Hand Held        | 13    | 14    | 13    | 20    |
| Cost Performance | 39    | 43    | 51    | 72    |

computer) applications. This information was used to compute the decoupling capacitor requirements for two applications, namely, hand held and cost performance, using the equation [3]–[5]

$$P = p(C_T V_{DD}^2 f)$$

where, P = power consumed, p = probability that a power transition occurs, f = clock frequency (Hz),  $C_T =$  effective chip capacitance, and  $V_{DD} =$  device voltage (V). Assuming a maximum voltage variation of 10% (peak–peak), the decoupling capacitance was computed as illustrated in Table I. From the table, capacitance in the range 13–72 nF/cm<sup>2</sup> is required over the next decade for hand held and cost performance applications.

Integration of decoupling capacitors in multichip modules has been pursued by many authors for various base substrate technologies. Some of these are as follows.

- MCM-C Related: Some of the earliest work reported was on capacitor integration into MCM-C substrates. This has largely been pursued by IBM [6], [7]. The difficulty lies in attaining a large capacitance which is an absolute requirement for decoupling capacitors for high performance systems [1], [8], [9].
- MCM-D Related: Several authors are pursuing capacitor integration into MCM-D substrates. Some of the methods that have been used are as follows.
  - a) Discrete and integrated capacitors fabricated using sol-gel technology. A deposition temperature near 650 °C is used with a resulting dielectric constant of >900 [10].
  - b) Integrated capacitors fabricated on silicon substrates with solid top and bottom electrodes and Al<sub>2</sub>O<sub>3</sub> (anodized aluminum,  $\varepsilon_r = 9$ ) dielectric layers. These dielectrics are formed by anodizing evaporated aluminum films to typical thickness of 0.15  $\mu$ m. Capacitance value of 50 nF/cm<sup>2</sup> have been achieved using this technology [11].

Manuscript received September 29, 1997; revised February 18, 1998. This work was supported by the National Science Foundation through the Georgia Tech/NSF Engineering Research Center in Electronic Packaging, Contract EEC-9402723.

Publisher Item Identifier S 1070-9894(98)02912-0.

- c) Ta<sub>2</sub>O<sub>5</sub> (Tantalum oxide) was previously introduced as a thin film surface mount decoupling capacitor [12]. Integrated capacitors using this material as a dielectric have been achieved by sputtering techniques [13]. In this work, thin films of Ta<sub>2</sub>O<sub>5</sub> were deposited on top of alumina substrates which had been smoothed by bright copper plating to improve yield.
- 3) MCM-L Related: Benefits of using printed wiring board (PWB) as a substrate combined with other packaging techniques such as MCM-D type technology (a "D-on-L" approach) include the possibility of fabricating large numbers of MCM's on a single, large area substrate. These MCM's can have through vias that allow for area array connection to the next level of packaging. This packaging approach has the potential of providing improved performance while maintaining low cost. This method is gaining attention in the packaging community [14], [15]. However, no significant work is reported regarding integration of decoupling capacitors in such a technology for high speed switching applications. The fundamental bottleneck of a MCM-L technology is low-temperature processing requirements (<230 °C, optimum temperature ~180 °C) and the aforementioned techniques used in MCM-D and MCM-C technologies are difficult to implement with MCM-L to achieve integrated capacitors at low temperatures and low cost.

To gain further insight into the material requirements that will satisfy the capacitance values of Table I, the capacitance data was converted into dielectric constant values assuming a 2  $\mu$ m dielectric film thickness (single layer) and is outlined in Table II. From this table, a material with relative dielectric constant in the range of 25-170 is required to satisfy decoupling capacitance need. These values are not sufficiently large so as to require the use of high dielectric constant ceramic materials, and are not small so as to be satisfied using the interlayer dielectric materials alone. Thus, the best approach to achieving these values is to combine these technologies through the use of polymer-ceramic composite materials. Further, polymers have the advantage of being processable at low temperatures while ceramics have good electrical properties needed for capacitors [16]. The filled polymers, therefore, can be expected to meet electrical and processing needs for MCM-L based technology. The approach taken in this paper is to extend this filled polymer technology to thin film form to achieve the large specific capacitance required to satisfy decoupling requirements as per the SIA roadmap. Apart from the dielectric material challenge, a good technique of integrating decoupling capacitors (capacitor structures and fabrication technique) near the chip is required and this is discussed in the following section.

## II. DESIGN ISSUES

The important criterion in designing a power distribution system is to provide a low impedance network with minimum equivalent series inductance  $(L_s)$  and small equivalent series resistance  $(R_s)$  over a broad bandwidth [1], [3], [8], [11]. Since

 TABLE II

 DIELECTRIC CONSTANT REQUIRED FOR NEXT DECADE

| Years>           | 1995- | 1998- | 2001- | 2004- |
|------------------|-------|-------|-------|-------|
| Product          | 1997  | 2000  | 2003  | 2006  |
| Hand Held        | 30    | 32    | 30    | 46    |
| Cost Performance | 88    | 96    | 116   | 164   |



Fig. 1. MCM built on top of a PWB substrate with integrated decoupling capacitors beneath the chips.

decoupling capacitors form an important part of the power distribution system in a package, this criterion directly applies to capacitor design. Low impedance can be achieved by using thin film structures. The parasitic inductance and resistance are dictated by effective thickness and effective length the charges must travel during switching activity from the decoupling capacitor to the switching devices [17].

Minimum  $L_s$  can be achieved by placing the decoupling capacitor close to the chip with multiple vias and lines connecting to the chip I/Os (porting of decoupling capacitor). The multiple vias and lines in parallel provide the necessary low inductance path to the switching device. Damping is required in decoupling capacitors to quiet resonance generated during switching. This can be achieved through the use of lossy electrodes or lossy dielectric. Use of lossy dielectric is not recommended because of the associated dc leakage current.

Fig. 1 shows the MCM thin film structure on top of a printed wiring board (PWB) base layer with through vias. To allow for decoupling, the capacitors are designed in such a way that they are placed beneath the chips at the topmost layer. This technique allows for multiple porting and which in turn allows for ease of control of impedance seen by the chip. The dielectric layer of the capacitor is patterned into regions of high and low dielectric constant material. The low dielectric constant material provides the path for signal I/Os and the high dielectric constant material is used to form the capacitor.

Two layouts for integrating the capacitor near the chip are shown in Fig. 2(a) and (b). Fig. 2(a) is a capacitor array consisting of several capacitors connected together in a matrix through top and bottom electrodes. This structure is easy to process because the vias required are large. The structure also has rework capabilities and the ability to precisely control the capacitance value by disconnecting selected lines interconnecting the capacitor array. In order to maintain high capacitance per unit area and for ease of processing the dielectric material is laid beneath the lines interconnecting the



Fig. 2. (a) Integrated array-type capacitor (interconnecting several small capacitors) and (b) top and side view of a grid-type capacitor.

capacitors. Fig. 2(b) is a grid-type interconnection structure where with the exception of signal interconnect vias the entire capacitor layer is formed from high dielectric constant material. The advantage of the grid-type structure lies in its increased capacitance in comparison to the array-type due to larger metal area. The difficulty, however, is in the fabrication of small vias in the high dielectric constant material. In this paper, both structures are built and tested. In both the structures the areas of the top electrodes are made slightly smaller than the areas of the high dielectric constant material in order to prevent shorting between the electrodes.

From the design point of view, the minimum via size in the high dielectric constant material [Fig. 2(b)] will be dictated by the capacitive discontinuity that can be tolerated on the signal line. This is produced by fringing fields and is dependent on:

- 1) thickness of the high dielectric material;
- 2) diameter of the via in the low dielectric material;
- 3) dielectric constant ratio of the two materials.

The capacitive discontinuity experienced by a signal via passing through the high dielectric layer was computed to be in the range of 0.3–0.15 pF (dielectric thickness of 1–5  $\mu$ m and  $\varepsilon_r$  of ~32) and thus has negligible effect in most applications [18]. Another problem associated with the capacitor structure is the standing wave resonance that can limit the performance of the capacitor (thereby decreasing decoupling efficiency) [4]. In order to maintain the standing wave resonance of the capacitor structure above the chip operating frequency, it may be necessary to use several individual capacitor structures (array-type or grid-type) integrated beneath the chips. The resonance frequency can also be shifted to higher values by using the minimum dielectric thickness (dictated by processing) and dielectric constant that will suffice the capacitance value requirements.

The effect of electrode material on the dampening of resonance has been studied in [19] and has been found that copper electrode with thickness of about 1  $\mu$ m with a capacitor of 1 cm  $\times$  1 cm dimensions and evenly probed simultaneously at 28 points is sufficient to dampen the resonance. Thus, indicating that the losses required to dampen the resonance can be achieved through the thickness control of the Cu electrodes and by probing at multiple points simultaneously. The structures proposed in this paper allow for multiple connections and the use of Cu metal for electrodes is also preferred for its compatibility with PWB through electroless plating. Benefits associated in using distributed thin film capacitor structure for decoupling has also been discussed by Ray *et al.* [20] and Lee *et al.* [21].

# III. POLYMER-CERAMIC COMPOSITE MATERIALS

Polymers filled with ceramics have been studied for use as dielectric materials in thick film capacitors [16], [22] and have been used in the manufacturing of electronic substrates for high frequency operations [23]. Two approaches are available to achieve high dielectric constants using these composite materials: ceramic-filled dielectrics [16] and partially conductive-filled materials (i.e., grain boundary capacitors) [22]. In this paper, the first approach is taken due to its inherent benefit of low leakage current. There are several challenges associated with using composite materials, as highlighted below, and some of these challenges were considered in evaluating materials for decoupling capacitors.

- Determining an appropriate combination of materials to achieve good electrical and mechanical properties. A stable dielectric material for operation into the GHz region is desired for decoupling capacitors.
- Achieving a uniform thin film of the composite over a large area of PWB.
- 3) Patterning of the composite.

In this study several ceramic filler materials were chosen on the basis of their good electrical characteristics and small particle sizes (<2  $\mu$ m). Table III lists the high dielectric constant ceramic particles selected. The electrical properties are of sintered materials. The polymer materials were selected on the basis of their good electrical characteristics, high thermal stability, low processing temperatures (~250 °C), and good mechanical properties. Uniform dispersion of the ceramic particles in the polymer matrix was ensured through viscosity control and ball-milling over 100 h at 2–4 rpm. Thin films of

Filler Dielect. loss-Surface Average Bulk Const. Area (m²/g) tangent size Density (25 °C) (25 °C) (um) g/cc 4,425 0.010 2.0 - 3.11.43 А 5.5 В N/A N/A 2.9 - 3.9 1.24 5.38 B' N/A N/A ~0.7 5.38 ----С 17,800 0.015 1.65-2.65 1.10 7.8D N/A N/A 2.21 1.39 5.37

TABLE III

CERAMIC FILLERS USED

composite materials were deposited using a spin coat technique on metal coated glass substrates. The films were then softbaked at 70 °C (15 min) and 130 °C (30 min) on hot-plates to remove solvents, and finally cured at the respective curing temperatures of the polymer materials (shown in the table below for each polymer used in this study). Low frequency electrical characterization of the films was carried out using several parallel plate capacitors. The bottom electrode was maintained the same for all these capacitors and the top electrode was patterned, photo-processing, to several area electrodes (0.42 cm  $\times$  0.42 cm). Film thickness was measured using a Tencor profilometer and uniform film thickness across the substrate was assured.

In composite materials, the volume fraction of ceramic in the polymer matrix is an important parameter which dictates the dielectric constant of the composite. The dielectric constant increases with increase in volume loading [16], [22], [23]. Composites with varying volume loading have been studied in this work. The volume loading in the composite was calculated from the measured weight percent of polymer (solid content) and ceramic powder used in the composite mix and their respective nominal density. A brief discussion and results are given below for each of the composite materials studied.

#### A. Polyacrylonitrile (PAN)

Polyacrylonitrile is a relatively low cost material and requires only the removal of solvent after casting onto a substrate. Two PAN homopolymer samples were filled with Types C and D ceramics, respectively, and cured at different temperatures. Both composite materials using PAN were found to have a high dielectric loss (loss tangent). The films were porous in nature (possibly related to the molecular weight of the material) and had a rough surface (~1 mm for 8  $\mu$ m thick films) and films below 5  $\mu$ m were difficult to achieve with minimum pin-hole defects. An approximate dielectric constant and loss tangent for C type filled material cured at different temperatures for 0.5 h on a hot plate is shown in Table IV. The dielectric constant was found to increase with curing temperature due to oxidation. The loss tangent of the material was found to be a minimum when cured near 250 °C.

# B. Polynorbornene (PNB) Based Polymer

Polynorbornene with added functional groups (currently a proprietary product of BFGoodrich) has a very low loss tangent, is moisture insensitive, and has a glass transition tem-

TABLE IVPOLY(ACRYLONITRILE)COMPOSITE (100 KHz)

| Filler type<br>(vol. % filled) | Cure Temp<br>°C | ε <sub>r</sub> | tan-δ |
|--------------------------------|-----------------|----------------|-------|
| None                           | 200 °C          | 3.86           | 0.026 |
| C (55%)                        | 150 °C          | ~33            | 0.042 |
| C (55%)                        | 250 °C          | ~37            | 0.025 |
| C (55%)                        | 300 °C          | ~39            | 0.043 |

TABLE VPOLY(NORBORNENE) BASED MATERIAL (100 KHz)

| Filler type<br>(volume) | Cure T (°C) | ε <sub>r</sub> | tan-δ  |
|-------------------------|-------------|----------------|--------|
| None                    | 300         | 2.65           | 0.0008 |
| C (31%)                 | 250         | 15             | 0.011  |
| C (50%)                 | 250         | 22             | 0.008  |

perature above 380 °C. Table V outlines the results obtained using this material for two different volume percent loading. Several capacitor structures were made with wet etching techniques using dichlorobenzene as the etching solution; however, this wet etching technique still requires further optimization.

### C. Polyimides (PI)

1) Non-Photodefinable: PI2555 (Dupont Electronics) was investigated as a matrix material for filled polymer composites. Although successful films and structures were realized, typical problems experienced were incomplete via opening and the development of cracks in the filled polymer during wet etching. Further experiments on this material were not carried out in light of successful results obtained with photodefinable polyimide materials (described below).

2) Photodefinable (PD): When considering photodefinable composite materials, the issue of the transparency of the filler material to the wavelength of light used to expose the polymer matrix material must be addressed. Barium titanate is transparent to UV radiation (the region of interest). An additional problem is the scattering of light by the filler particles. In order to determine if highly loaded photodefinable composite material is a feasibility, several experiments with various volume loading (25-65%) were carried out for thickness ranging from 5-18 μm. Ultrade® 7505 Coating (Amoco) was used as the polymer matrix material. It can be cured between 200-300 °C. All films were cured at 225 °C (1/2 h) on a hot plate. An increase in exposure (1500-2500 mJ/cm<sup>2</sup>) with increase in volume loading and thickness was required to obtain structures with 100  $\mu$ m vias. Photodefinable polyimide PD-2721 and PD-2722 (Dupont Electronics) also showed promising results. However, these materials require curing above 250 °C for films to ensure good electrical characteristics.

Fig. 3(a) and (b) show the dielectric constant and the loss tangent of the Ultrade  $\mathbb{R}$  material with different types of ceramic particles. Ceramic type C has the highest dielectric constant at 35% volume loading as compared to other fillers.



Fig. 3. (a) Dielectric constant as a function of volume filled and (b) loss-tangent as a function of volume filled.

Further, the loss tangent achieved using ceramic type A is the lowest. Ceramic type C was used in the making of a test vehicle due to its large dielectric constant values. Fig. 4 shows the capacitance and loss tangent of a parallel plate capacitor with a dielectric film thickness of 5.75  $\mu$ m and dielectric constant of 47 at 100 KHz (49% loading) as a function of both temperature and frequency. The temperature was changed by ramping down from 180 °C (temperature hold for 15 min at every 10 °C change) to room temperature. The loss tangent increases with increasing temperature at low frequencies and no significant changes are noticed at higher frequencies. At higher frequencies a decrease in capacitance (8%) for temperature changes from 25 to 180 °C is noted. With such small changes in capacitance (dielectric constant) and loss tangent with frequency (100 KHz) and temperature, polyimide with filler type C can be used for making devices required for decoupling purposes. Decoupling capacitors require large capacitance values and allow for large tolerances ( $\sim 20\%$ ), and a change in capacitance below 10% will not perturb the performance significantly.

Capacitance of 22 nF/cm<sup>2</sup> with a loss-tangent of 0.032 was achieved (satisfying hand held application need) using filler type C (58% volume) in a photodefinable polyimide matrix. The dielectric breakdown and volume resistivity of all polyimide-based composite materials were determined to be



Fig. 4. (a) Capacitance as a function of temperature and frequency for a PD-PI based material and (b) loss tangent as a function of temperature and frequency for a PD-PI based material.

 $>50 \times 10^6$  V/m (using a 100 V DC supply) and  $>10^9 \Omega$ -cm (using a Keithley high input impedance meter), respectively. Further increase in dielectric constant is required to satisfy the decoupling capacitance for cost performance product applications over the next decade.

## IV. DECOUPLING CAPACITOR TEST VEHICLE

A test vehicle was designed to study processing conditions and dielectric properties of the composite materials, and geometrical effects of the capacitor structures. The structures included in the test vehicle are:

- 1) different via sizes (50–500  $\mu$ m), along with varying dielectric thickness, in the composite material to study the processing conditions;
- solid parallel plate capacitors and microstrip lines with varying lengths to evaluate the dielectric properties;
- grid-type and array-type capacitors with varying dimensions to study the geometrical effects.

The fabrication steps for the test vehicle are outlined in Fig. 5. Glass substrates were used in this study for their uniformity as compared to PWB's. Photodefinable material (Ultradef<sup>®</sup> 7505 Coating) filled with type C filler (42% volume) was used as the dielectric material. The electrode metals



Fig. 5. Processing steps used in making a test vehicle on glass substrate: (a) deposit electrode (Cr/Cu/Al), (b) spin coat composite material, (c) expose (1500 mJ/cm<sup>2</sup>), (d) develop/cure, and (e) deposit top electrode (Al/Cu/Al) deposit/pattern photoresist etch top and bottom electrodes strip photoresist.



Fig. 6. Photomicrograph of a test vehicle fabricated on a glass substrate using PD-PI filled material (42% volume).

were deposited using a filament evaporator. For the bottom electrode Cr/Cu/Al layers were used and for the top electrode Al/Cu/Al (0.5  $\mu$ m/0.5  $\mu$ m/0.5  $\mu$ m) layers were deposited. A Cr layer with the bottom electrode was used to improve adhesion with the glass substrate and adhesion promoter was required to improve adhesion of the composite film to the bottom metal electrode.



Fig. 7. Section of an array-type capacitor structure.



Fig. 8. Section of a grid-type capacitor structure.

Photograph of a fabricated test vehicle is shown in Fig. 6. A close-up view of the array type and the grid type capacitor structures is shown in Figs. 7 and 8, respectively. These figures indicate good feature definition of the composite film. Metal is not covered over the whole dielectric material to avoid shorts with the bottom electrode. The substrate (glass) is visible through the opened via. In all the test structures the via diameter in the top electrode is made larger than the bottom electrode vias. The bottom electrode vias are of the same dimension as that of the dielectric material. Two samples with film thickness (after cure thickness) of  $4.1\pm0.25 \ \mu m$ and 2.4 $\pm$ 0.35  $\mu$ m were fabricated using the same composite material and electrode metals. The resulting dielectric constant and loss tangent of the material measured at 10 MHz was  $32\pm3$ (stable in the GHz range) and 0.01, respectively, for both the samples.



Fig. 9. Repair of a shorted capacitor array built on top of a glass substrate.

# A. Test/Rework

Two kinds of defects can occur on the capacitor array:

- 1) opens that reduce the capacitance of the array;
- 2) shorts between the top and the bottom electrodes.

The first defect is of minimum consequence due to the large array of capacitors that are fabricated. However, the second defect is fatal since the shorting of the two electrodes leads to the shorting of power for the entire substrate. Hence, defects producing shorts must be detected and repaired.

Shorts can easily be detected using a capacitance or a resistance meter. The most common type of short noted, visually under a microscope, in this study was the shorting of the top and the bottom electrode from the sides of the filled polymer structures. In order to repair these shorted devices, two approaches were investigated:

- not to connect the capacitor array with a short to the chip I/Os;
- 2) to disconnect the section of the array with the faulty area as shown in Fig. 9.

In Fig. 9 the copper line is disconnected around the shorted device by photodefining and copper/Al etching solutions. However, many other techniques can be applied to achieve this as explained in [3]. Determining the exact location of the shorts in a capacitor plane is difficult and requires further work.

# V. MEASUREMENT OF CAPACITOR STRUCTURES

Scattering parameters (two port *s*-parameters) were measured from 500 MHz to 20 GHz using a HP8510C Vector Network Analyzer and Cascade Microtech air coplanar waveguide probes with ground-signal-ground configuration (150  $\mu$ m pitch). On-wafer line-reflect-match (LRM) error correction calibration were carried out using commercially available impedance standard substrate (ISS). The signal was launched onto the structure at two ends (two port measurement) using a conductor backed coplanar waveguide as shown in Fig. 10. Note that the effect of probe pads has not been decoupled from the measured data.



50 µm

Fig. 10. A typical coplanar probing pad for high frequency measurement of capacitor structures.



Fig. 11. Capacitor structures used in measurement: (a) array-type capacitor and (b) grid-type capacitor.

Fig. 11 shows the layout of measured devices and the probe points (high frequency measurement). The outer dimensions of the capacitors used in the measurement are 1.2 mm  $\times$ 1.2 mm and 2.4 mm  $\times$  2.4 mm for the grid-type capacitors (36 vias), and 1.3 mm  $\times$  1.3 mm and 2.6 mm  $\times$  2.6 mm for the array-type capacitors. The second type contains 49 capacitors (100 and 200  $\mu$ m diameter for 1.3 and 2.6 mm capacitors, respectively) interconnected uniformly (same spacing between the capacitors as the capacitor diameters) with microstrip lines (35 and 70  $\mu$ m wide). Some of the capacitor structures used in the measurement (varying geometry and dielectric thickness) are highlighted in Table VI. This table also highlights the capacitance values (measured at 100 KHz using a LCR meter), dc series resistance  $(R_s)$  and measured input impedance at different frequencies. Capacitors a- through q-type are made with a dielectric thickness of 4.1  $\pm$  0.25  $\mu$ m and capacitors hthrough k-type are with 2.4  $\pm$  0.35  $\mu$ m dielectric thickness.

#### A. Comparison of Different Capacitor Structures

A comparison of the input impedance (derived from *s*-parameters), Fig. 12(a), of solid plane capacitor structures (c, d, and *i*-type) indicate that the larger capacitor structure (d-type) have lower impedance over a broader frequency range in comparison to its smaller counter part (c-type). Similarly the thinner capacitor structure (*i*-type) have lower impedance over a broad frequency range as compared to their thicker counter-

| Сар.<br>Туре | Grid (G)<br>Array (A) | Dimensions | Via Diam.<br>(µm) | C (pF) | Rs<br>(Ω) | Z11  (Ω)<br>~1 GHz | Z11  (Ω)<br>~10 GHz | dB(S12)<br>~1 GHz |
|--------------|-----------------------|------------|-------------------|--------|-----------|--------------------|---------------------|-------------------|
| а            | А                     | 1.3 X 1.3  | -                 | 51     |           | 5.5                | 2.5                 | -14               |
| b            | Α                     | 2.6 X 2.6  |                   | 210    | 0.30      | 1.1                | 2.6                 | -26               |
| с            | Solid                 | 1.2 X 1.2  | NA                | 98     | 0.07      | 2.5                | 1.8                 | -20               |
| d            | Solid                 | 2.4 X 2.4  | NA                | 395    | 0.09      | 0.8                | 1.6                 | -30               |
| e            | G                     | 2.4 X 2.4  | 242               | 300    | 0.11      | 0.9                | 2.1                 | -29               |
| f            | G                     | 2.4 X 2.4  | 288               | 263    | 0.12      | 1.0                | 2.4                 | -27               |
| g            | G                     | 2.4 X 2.4  | 348               | 188    | 0.24      | 1.3                | 3.2                 | -24               |
| h            | Solid                 | 1.2 X 1.2  | NA                | 255    |           | 1.2                |                     | -27               |
| i            | Solid                 | 2.4 X 2.4  | NA                | 802    | 0.30      | 0.7                | 1.2                 | -38               |
| j            | G                     | 2.4 X 2.4  | 288               | 464    | 0.15      | 0.8                | 2.1                 | -33               |
| k            | G                     | 2.4 X 2.4  | 348               | 333    | 0.26      | 1.0                | 2.7                 | -30               |

 TABLE VI

 CAPACITOR STRUCTURES USED IN MEASUREMENTS



Fig. 12. (a) Measured input impedance of different structures (c-, d-, and i-type) and (b) measured s-parameters of thin film capacitors (c- and d-type).

part (d-type). In the impedance plot the impedance at lower frequency is dominated by the effective capacitance, near the resonance it is dominated by the effective series resistance and in the higher frequency region it is dominated by the effective



Fig. 13. Measured input impedance of capacitor structures with varying via diameters (d-, e-, and g-type).

series inductance. The thinner capacitor structure has lower impedance over a broad spectrum and thus indicating higher capacitance and lower self-inductance associated with such a structure. To further improve the impedance characteristics of these structures the series resistance should be reduced by using thicker Cu electrodes. The same data (for capacitors c and d-type) is shown on the Smith chart in Fig. 12(b).

The data given in Table VI indicate that the grid-type capacitors have better performance (lower impedance over a broad frequency range) over the array-type. Thus the grid-type capacitor should be used over the array-type for decoupling purpose. The self-inductance of the structures in the table were found to lie below 5 pH. This was computed using the measured capacitance values and the frequency at which the phase change in measured S12 parameter occured.

Fig. 13 compares the measured input impedance for gridtype capacitors (d, e, and g-type) with varying via diameter in the top electrode. This figure indicates that the effective series resistance and self-inductance increase with the increase in via diameter, and the capacitance decrease with the increase in via diameter. Higher attenuation of through signal, see S12 values in Table VI, is achieved with decreases in via size. Thus, in order to achieve good decoupling efficiency, smallest vias allowed by processing and design (capacitive discontinuity on transmission lines through the vias) should be used. Further improvement in the decoupling capacitor is achieved through the use of thin high dielectric constant material.

The above measurements were made at the diagonal points of the capacitor structures. Further decrease in the input impedance over a broad frequency range (lower  $R_s$  and selfinductance) will be attained when the capacitor structures are probed in the middle and also if probed simultaneously at multiple points on the capacitor plane [19]. The capacitor structures in this paper allows for probing at many places and at multiple points simultaneously and thus the effective impedance as seen by the chip can easily be controlled.

# VI. CONCLUSION

A new technique of integrating decoupling capacitors near the chip is introduced with a reworkability scheme and minimum delay on the signal lines. Based on modeling using the SIA Roadmap, it has been estimated that 13–72 nF/cm<sup>2</sup> of decoupling capacitance is required to satisfy the handheld and cost-performance application needs in the next decade. The limitations imposed in integrating decoupling capacitors near the chip for MCM-L based technology has led to making of composite materials in thin film form (<5  $\mu$ m) and using photodefinable polymers. In this study, dielectric constant as high as 65 and a specific capacitance of 22 nF/cm<sup>2</sup> (satisfying handheld application need) with a loss tangent of 0.032 at 100 KHz has been achieved. Major advantages of using composite materials in integrated capacitors are:

- 1) compatibility with polymer or laminate based MCM technology;
- ease of coating over a large area substrate using compatible tools;
- allows for ease of tailoring of dielectric constant values which is useful in the design of a good decoupling capacitor.

For the test vehicle, filled polymer material (PD-PI) cured at 225 °C (consistent with MCM-L requirements) with dielectric constant of 32 and loss tangent of 0.01 was used. Low input impedance was achieved, as required for decoupling capacitors, into the GHz range for different structures using thin high dielectric constant composite layer. The solid capacitor structure provides the lowest impedance and this increases upon the increase in via diameters in the top electrode.

#### ACKNOWLEDGMENT

The authors would like to thank Amoco Chemical Company, Dr. R. Shick and Dr. S. Jayaraman, BF Goodrich, Dupont Electronics, and M. Raad, TAM Ceramics, for supplying both materials and their technical help, Dr. Abhiraman for valuable discussions on polymer materials, J. Laskar and his group in helping with the high frequency measurements, the Microsensor and Microactuator (MSMA) Group and other Microelectronics Research Center researchers and staff for their help with processing questions, and W. Li and T. J. Sleboda for their overall helpful discussions on materials.

#### REFERENCES

- J. N. Humenik, C. L. Eggerding, J. M. Oberschmidt, L. L. Wu, and S. G. Pauli, "Low-inductance decoupling capacitor for the thermal conduction modules of the IBM enterprise system/9000 processors," *IBM J. Res. Develop.*, vol. 36, no. 5, pp. 335–342, Sept. 1992.
- [2] A. V. Shah *et al.*, "A review of AT&T's POLYHIC multichip module technology," in *Proc. Nat. Electron. Packag. Prod. Conf.*, Anaheim, CA, 1991, pp. 537–539.
- [3] R. R. Tummala and E. J. Rymaszweski, *Microelectronics Packaging Handbook*. New York: Van Nostrand Reinhold, 1989.
- [4] L. D. Smith, "Decoupling capacitor calculations for CMOS circuits," in Proc. IEEE 3rd Topical Meet. Elect. Performance Electron. Packag., Monterey, CA, 1994, pp. 101–105.
- [5] H. B. Bokaglu, Circuits, Interconnections, and Packaging for VLSI. Reading, MA: Addison-Wesley, 1990.
- [6] "Thick film decoupling capacitors with redundancy," *IBM Tech. Disclosure Bull.*, vol. 27, no. 11, pp. 6791–6793, 1985.
  [7] D. A. Chance, C. W. Ho, C. H. Bajorek, and M. Sampogna, "A
- [7] D. A. Chance, C. W. Ho, C. H. Bajorek, and M. Sampogna, "A ceramic capacitor substrate for high speed switching VLSI chips," *IEEE Trans. Comp., Hybrids, Manufact. Technol.*, vol. CHMT-5, pp. 368–381, 1982.
- [8] S. Hassan, P. A. Sandborn, D. Disko, and R. Evans, "The close attached capacitor: A solution to switching noise problems," *IEEE Trans. Comp.*, *Hybrids, Manufact. Technol.*, vol. 15, pp. 1056–1063, 1992.
- [9] R. R Tummala, H. R. Potts, and S. Ahmed, "Packaging technology for IBM's latest mainframe computers (S/390/ES9000)," in *Proc. 41st Electron. Comp. Technol. Conf.*, Atlanta, GA, 1991, pp. 682–688.
- [10] D. Dimos, S. J. Lockwood, R. W. Schwarz, and M. S. Rodgers, "Thinfilm decoupling capacitors for multichip modules," *IEEE Trans. Comp.*, *Hybrids, Manufact. Technol.*, vol. 18, pp. 174–179, Mar. 1994.
- [11] T. Takken and D. Tuckerman, "Integral decoupling capacitor reduces multichip module ground bounce," in *Proc. IEEE Multichip Module Conf.*, Santa Cruz, CA, 1993, pp. 79–84.
- [12] H. Yoshino, T. Ihara, S. Yamanaka, and T. Igarashi," Tantalum oxide thin-film capacitor suitable for being incorporated into an integrated circuit package," in *Proc. 6th IEEE Comp. Hybrids Manufact. Technol. Int. Electron. Manufact. Technol. Symp.*, Nara, Japan, 1989, pp. 156–159.
- [13] R. Kambe, R. Imai, T. Takada, M. Arakawa, and M. Kuroda, "MCM substrate with high capacitance," *IEEE Trans. Comp., Packag., Manufact. Technol.*, vol. 18, pp. 23–27, Feb. 1995.
- [14] A. Pruitt, "Conversion of memory module from MCM-D to laminate base," in *Proc. Int. Conf. Multichip Modules*, Denver, CO, Apr. 1995, pp. 30–35.
- [15] R. Brooks, D. Hendricks, R. George, and K. Wasko, "Direct chip attach—A viable chip mounting alternative," in *Proc. SPIE*, V. 1986, Denver, CO, Apr. 1993, pp. 595–598.
- [16] D. K. Das-Gupta and K. Doughty, "Polymer-ceramic composite materials with high dielectric constants," *Thin Solid Films*, vol. 158, pp. 93–105, 1988.
- [17] R. Downing, P. Gebler, and G. Katopis, "Decoupling capacitor effects on switching noise," *IEEE Trans. Comp., Hybrids, Manufact. Technol.*, vol. 16, pp. 484–489, Aug. 1993.
- [18] J. Bandyopadhyay, P. Chahal, and M. Swaminathan, "Electrical issues and challenges arising in integrated decoupling capacitor design," in *Proc. IMAPS Adv. Technol. Workshop: Next Gen. Packag. Design*, Hilton Head, NC, June 1997.
- [19] \_\_\_\_\_, "Importance of damping and resonance in thin-film integrated decoupling capacitor design," in *Proc. 6th Topical Meet. Elect. Performance Electron. Packag.*, San Jose, CA, Oct. 1997, pp. 31–34.
- [20] S. K. Ray, H. Hamel, and H. Stoller, "Thin film mesh: A novel approach for noise reduction in high density and high speed single chip packages," in *Proc. 46th Electron. Comp. Technol. Conf.*, Atlanta, GA, 1991, pp. 783–791.
- [21] K. Lee and A. Barber, "Modeling and analysis of multichip module power supply plane," *IEEE Trans. Comp., Packag., Manufact. Technol.*, vol. 18, pp. 273–278, 1994.
- [22] S. L. Namboodri, H. Zhou, A. Aning, and R. G. Kander, "Formation of polymer/ceramic composite grain boundary capacitors by mechanical alloying," *Polymer*, vol. 35, no. 19, pp. 4088–4091, 1994.
- [23] S. Asai, M. Funaki, H. Sawa, and K. Kato, "Fabrication of an insulated metal substrate (IMS), having an insulating layer with a high dielectric constant," *IEEE Trans. Comp., Hybrids, Manufact. Technol.*, vol. 16, pp. 499–504, Aug. 1993.



**Premjeet Chahal** received the B.S.E.E. and M.S.E.E. degrees from Iowa State University, Ames, in 1991 and 1994, respectively, and is currently pursuing the Ph.D. degree in electrical engineering and computer engineering at the Georgia Institute of Technology, Atlanta.

His area of research is in electronic packaging (design, materials, fabrication, and testing).

Mr. Chahal received the Electronic Packaging Fellow Award, in 1996, at the 46th Electronic Components and Technology Conference.



**Rao R. Tummala** (F'94) received the B.S. degree in physics, mathematics, and chemistry from Loyola University of Chicago, IL, the B.E. degree in metallurgical engineering from the Indian Institute of Science, Bangalore, India, the M.S. degree in metallurgical engineering from Queen's University, Kingston, Ont., Canada, and the Ph.D. degree in materials science and engineering from the University of Illinois, Urbana.

He joined the faculty at the Georgia Institute of Technology, Atlanta, in 1993 as a Petit Chair

Professor in Electronics Packaging and as a Georgia State Research Scholar. He is also the Director of the Low-Cost Electronic Packaging Research Center funded by NSF as one of its Engineering Research Centers, the state of Georgia, and U.S. electronics industry. Prior to joining the Georgia Institute of Technology, he was an IBM Fellow at the IBM Corporation, where he invented a number of major technologies for IBM's products for displaying, printing, magnetic storage, and multichip packaging. He is co-editor of the widely-used *Microelectronics Packaging Handbook*. He has published 90 technical papers and holds 21 U.S. patents and 44 other inventions.

Dr. Tummala is a Fellow of the American Ceramic Society, a member of the National Academy of Engineering, the 1996 General Chair of IEEE-ECTC, and the 1996 President of ISHM.



Mark G. Allen (M'89) received the B.A. degree in chemistry, the B.S.E. degree in chemical engineering, and the B.S.E. degree in electrical engineering, all from the University of Pennsylvania, Philadelphia, in 1984, and the S.M. and Ph.D. degrees in microelectronic materials, both from the Massachusetts Institute of Technology, Cambridge, in 1986 and 1989, respectively.

In 1989, he joined the faculty of the Georgia Institute of Technology, Atlanta, after a postdoctoral appointment at Massachusetts Institute of Technol-

ogy. His current research interests are in the field of micromachining and in microsensor and microactuator fabrication that is compatible with the IC fabrication. Other interests are in micromachined pressure and in acceleration sensors, micromotors, in integrated flow valves, in piezoelectric materials combined with semiconductor circuits and optical materials, in multichip packaging for integrated circuits and microstructures, in integration of organic piezoelectric materials with semiconductor circuits for sensing and actuation, and in materials and mechanical property issues in micromachining.

Dr. Allen is a member of the Editorial Board of the Journal of Micromechanics and Microengineering.



**Madhavan Swaminathan** (A'91–M'95) received the M.S. and Ph.D. degrees in electrical engineering from Syracuse University, Syracuse, NY, in 1989 and 1991, respectively.

He is currently an Associate Professor in the School of Electrical and Computer Engineering, Georgia Institute of Technology, Atlanta, and directs research in the area of systems prototyping, design, and electrical testing at the Packaging Research Center. During his graduate study, he was involved in the numerical modeling of waveguides, antennas,

and transmission lines for microwave applications and their implementation on parallel computers. In 1990, he joined the Advanced Technology Division of the Packaging Laboratory, IBM, East Fishkill, NY, where he was involved with the design, analysis, measurement, and characterization of packages for high performance systems. At IBM, he was part of a team that was instrumental in the design, development, and prototyping of IBM's lowcost multilayer thin-film technology. In 1994, he joined the Georgia Institute of Technology to pursue unique challenges arising in low-cost electronics packaging for computer, wireless, and consumer applications at the Packaging Research Center. His current interests are in the design of mixed signal packages at gigahertz frequencies, modeling of digital and RF packages, time domain characterization methods, numerical electromagnetics and RF testing. He has more than 50 publications in refereed journals and conferences, three issued patents, four patents pending, and has taught several short courses in packaging. At IBM, he reached the second invention plateau. He is the lead author for the chapter entitled "Package Electrical Testing" in the Microelectronics Packaging Handbook (London, U.K.: Chapman and Hall).

Dr. Swaminathan is the General Chair for the Next Generation Package Design Workshop (sponsored by IMAPS) and is the Co-Chair for the 1998 Topical Meeting on Electrical Performance of Electronic Packaging (sponsored by IEEE-MTT and CPMT societies).